Skip to content
View Ramdoo's full-sized avatar

Block or report Ramdoo

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
98 results for source starred repositories
Clear filter

京东抢购自动下单助手,GUI 支持 Windows 和 macOS

Python 4,202 907 Updated Aug 2, 2023

Collect some CS textbooks for learning.

890 245 Updated Jan 14, 2025

SystemVerilog overhaul of ESP L2 and LLC caches with directory based protocol

C++ 17 6 Updated Feb 27, 2025

Implementing a snoopy cache coherence for dual core processor with MSI protocol using Verilog HDL

Verilog 10 Updated Apr 9, 2021

The MiBench testsuite, extended for use in general embedded environments

C 12 5 Updated Oct 20, 2018

Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language server

C++ 1,485 226 Updated Feb 17, 2025

SSRV(Super-Scalar RISC-V) --- Super-scalar out-of-order RV32IMC CPU core, 6.4 CoreMark/MHz.

SystemVerilog 210 43 Updated Aug 25, 2020

Awesome algorithm refactor from 'Algorithm 4th Edition'

C++ 206 45 Updated Dec 21, 2018

This respository is the C++ version of algs4.

C++ 61 20 Updated Feb 21, 2019

Embedded Scalable Platforms: Heterogeneous SoC architecture and IP integration made easy

C 360 115 Updated Mar 8, 2025

防护-京东口罩自动抢购并下单

Python 584 192 Updated May 22, 2023

RISC-V System on Chip Template

Makefile 156 90 Updated Mar 12, 2025

Verilog Configurable Cache

Verilog 172 35 Updated Dec 2, 2024

A small C compiler

C 9,984 907 Updated Oct 30, 2023

Simple multicore processor implemented in VHDL

VHDL 9 6 Updated Jan 22, 2018
C++ 9 7 Updated Nov 3, 2017

DUTH RISC-V Microprocessor

SystemVerilog 19 7 Updated Dec 4, 2024

A graphical processor simulator and assembly editor for the RISC-V ISA

C++ 2,736 283 Updated Mar 2, 2025

VRoom! RISC-V CPU

Verilog 500 25 Updated Sep 2, 2024

Instruction set simulator for RISC-V, MIPS and ARM-v6m

C++ 94 19 Updated Sep 18, 2021

An FPGA-based RISC-V CPU+SoC with a simple and extensible peripheral bus. 基于FPGA的RISC-V SoC,包含一个RV32I CPU、一个简单可扩展的总线、一些外设。

SystemVerilog 390 77 Updated Sep 14, 2023
Verilog 1,433 299 Updated Mar 5, 2025

GPGPU microprocessor architecture

C 2,046 357 Updated Nov 8, 2024

Build your hardware, easily!

C 3,182 599 Updated Mar 10, 2025

128KB AXI cache (32-bit in, 256-bit out)

Verilog 48 5 Updated May 10, 2021

Proposal for a RISC-V Core-Local Interrupt Controller (CLIC)

Makefile 260 51 Updated Mar 7, 2025

Simple 3-stage pipeline RISC-V processor

C 138 28 Updated May 21, 2024

biRISC-V - 32-bit dual issue RISC-V CPU Software Environment

Verilog 11 5 Updated Jun 24, 2021

DUTH RISC-V Superscalar Microprocessor

SystemVerilog 30 10 Updated Oct 23, 2024

ChampSim is an open-source trace based simulator maintained at Texas A&M University and through the support of the computer architecture community.

C++ 568 461 Updated Mar 3, 2025
Next
98 results for source starred repositories