-
Notifications
You must be signed in to change notification settings - Fork 6
/
Copy pathcmd_ack.v
66 lines (51 loc) · 1.1 KB
/
cmd_ack.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
/*********************************************************
MODULE: Sub Level Command Acknowledge
FILE NAME: cmd_ack.v
VERSION: 1.0
DATE: April 28th, 2002
AUTHOR: Hossein Amidi
COMPANY:
CODE TYPE: Register Transfer Level
DESCRIPTION: This module is the sub level RTL code of SDRAM Controller ASIC verilog
code. It will generate the command acknowledge signal.
Hossein Amidi
(C) April 2002
*********************************************************/
// DEFINES
`timescale 1ns / 10ps
module cmd_ack(// Input
reset,
clk0,
cmack,
load_time,
load_rfcnt,
// Output
cmdack
);
// Parameter
`include "parameter.v"
// Input
input reset;
input clk0;
input cmack;
input load_time;
input load_rfcnt;
// Output
output cmdack;
// Internal wire and reg signals
reg cmdack;
// Assignment
// Generating CMDACK Signal
always @(posedge reset or posedge clk0)
begin
if(reset == 1'b1)
cmdack <= 1'b0;
else
begin
if(((cmack == 1'b1) | (load_time == 1'b1) | (load_rfcnt == 1'b1)) & (cmdack == 1'b0))
cmdack <= 1'b1;
else
cmdack <= 1'b0;
end
end
endmodule