-
Notifications
You must be signed in to change notification settings - Fork 6
/
Copy pathfsm.v
234 lines (196 loc) · 5.07 KB
/
fsm.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
/*********************************************************
MODULE: Sub Level SDRAM Controller FSM Block
FILE NAME: fsm.v
VERSION: 1.0
DATE: April 8nd, 2002
AUTHOR: Hossein Amidi
COMPANY:
CODE TYPE: Register Transfer Level
DESCRIPTION: This module is the sub level RTL code of SDRAM Controller ASIC verilog
code. It is the signal generator Finite State Machine for SDRAM Controller
It will instantiate the following blocks in the ASIC:
1) Ras-to-CAS Delay counter
2) Refresh Acknowledge
3) Output Enbable generator
4) Command generator
5) Command detector
Hossein Amidi
(C) April 2002
*********************************************************/
// DEFINES
`timescale 1ns / 10ps
module fsm(//Input
reset,
clk0,
nop,
reada,
writea,
refresh,
preacharge,
load_mod,
caddr,
cas_lat,
ras_cas,
ref_dur,
page_mod,
bur_len,
ref_req,
// Output
sadd,
cs,
ras,
cas,
we,
cke,
ba,
oe,
ref_ack,
cmack
);
// Parameter
`include "parameter.v"
// Input
input reset;
input clk0;
input nop;
input reada;
input writea;
input refresh;
input preacharge;
input load_mod;
input [padd_size - 1 : 0]caddr;
input [cas_size - 1 : 0]cas_lat;
input [rc_size - 1 : 0]ras_cas;
input [ref_dur_size - 1 : 0]ref_dur;
input page_mod;
input [burst_size - 1 : 0]bur_len;
input ref_req;
// Output
output [add_size - 1 : 0]sadd;
output [cs_size - 1 : 0]cs;
output ras;
output cas;
output we;
output cke;
output [ba_size - 1 : 0]ba;
output oe;
output ref_ack;
output cmack;
// Wires and Reg signals
wire oe;
wire do_nop;
wire do_reada;
wire do_writea;
wire do_writea1;
wire do_refresh;
wire do_preacharge;
wire do_load_mod;
wire command_done;
wire [7:0] command_delay;
wire do_act;
wire rw_flag;
wire [3:0] rp_shift;
wire rp_done;
wire [row_size - 1:0] rowaddr;
wire [col_size - 1:0] coladdr;
wire [bank_size - 1:0] bankaddr;
wire reset;
wire clk0;
wire [rc_size - 1 : 0]ras_cas;
wire do_rw;
wire ref_req;
wire cmack;
wire ref_ack;
wire page_mod;
wire [burst_size - 1 : 0]bur_len;
wire [cas_size - 1 : 0]cas_lat;
wire oe4;
// Assignments
assign rowaddr = caddr[rowstart + row_size - 1 : rowstart]; // assignment of the row address bits from sadd
assign coladdr = caddr[colstart + col_size - 1 : colstart]; // assignment of the column address bits
assign bankaddr = caddr[bankstart + bank_size - 1 : bankstart]; // assignment of the bank address bits
/*********************************** Sub Level Instantiation *****************************/
ras_cas_delay ras_cas_delay0( // Input
.reset(reset),
.clk0(clk0),
.do_reada(do_reada),
.do_writea(do_writea),
.ras_cas(ras_cas),
// Output
.do_rw(do_rw)
);
ref_ack ref_ack0(// Input
.reset(reset),
.clk0(clk0),
.do_refresh(do_refresh),
.do_reada(do_reada),
.do_writea(do_writea),
.do_preacharge(do_preacharge),
.do_load_mod(do_load_mod),
.ref_req(ref_req),
// Output
.cmack(cmack),
.ref_ack(ref_ack)
);
oe_generator oe_gen0(// Input
.reset(reset),
.clk0(clk0),
.page_mod(page_mod),
.do_writea1(do_writea1),
.bur_len(bur_len),
.cas_lat(cas_lat),
.do_preacharge(do_preacharge),
.do_reada(do_reada),
.do_refresh(do_refresh),
// Output
.oe(oe),
.oe4(oe4)
);
cmd_generator cmd_generator0( // Input
.reset(reset),
.clk0(clk0),
.do_reada(do_reada),
.do_writea(do_writea),
.do_preacharge(do_preacharge),
.do_rw(do_rw),
.rowaddr(rowaddr),
.coladdr(coladdr),
.bankaddr(bankaddr),
.page_mod(page_mod),
.do_load_mod(do_load_mod),
.do_refresh(do_refresh),
.caddr(caddr),
.do_nop(do_nop),
.rw_flag(rw_flag),
.oe4(oe4),
// Output
.sadd(sadd),
.ba(ba),
.cs(cs),
.ras(ras),
.cas(cas),
.we(we),
.cke(cke)
);
cmd_detector cmd_detector0(// Input
.reset(reset),
.clk0(clk0),
.nop(nop),
.ref_req(ref_req),
.refresh(refresh),
.reada(reada),
.writea(writea),
.preacharge(preacharge),
.load_mod(load_mod),
.ref_dur(ref_dur),
// Output
.do_nop(do_nop),
.do_reada(do_reada),
.do_writea(do_writea),
.do_writea1(do_writea1),
.do_refresh(do_refresh),
.do_preacharge(do_preacharge),
.do_load_mod(do_load_mod),
.rw_flag(rw_flag)
);
endmodule