-
Notifications
You must be signed in to change notification settings - Fork 6
/
Copy pathsdram_port.v
87 lines (69 loc) · 1.46 KB
/
sdram_port.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
/*********************************************************
MODULE: Sub Level Controller, SDRAM Data Port
FILE NAME: sdram_port.v
VERSION: 1.0
DATE: April 28th, 2002
AUTHOR: Hossein Amidi
COMPANY:
CODE TYPE: Register Transfer Level
DESCRIPTION: This module is the sub level RTL code of SDRAM Controller ASIC verilog
code. It is the SDRAM Data Port block.
Hossein Amidi
(C) April 2002
*********************************************************/
// DEFINES
`timescale 1ns / 10ps
module sdram_port(// Input
reset,
clk0_2x,
oe,
datain2,
dq,
// Output
sdram_in,
sdram_out
);
// Parameter
`include "parameter.v"
// Input
input reset;
input clk0_2x;
input oe;
input [data_size - 1 : 0]datain2;
input [data_size - 1 : 0]dq;
// Output
output [data_size - 1 : 0]sdram_in;
output [data_size - 1 : 0]sdram_out;
// Internal wires and reg
wire reset;
wire clk0_2x;
wire oe;
wire [data_size - 1 : 0]datain2;
wire [data_size - 1 : 0]dq;
reg [data_size - 1 : 0]sdram_in;
reg [data_size - 1 : 0]sdram_out;
// Assignment
// Register the output tri-state bidirectional Data Signals
always @(posedge reset or negedge clk0_2x)
begin
if(reset == 1'b1)
begin
sdram_in <= 32'hzzzzzzzz;
sdram_out <= 32'hzzzzzzzz;
end
else
begin
if(oe == 1'b1)
begin
sdram_out <= datain2;
sdram_in <= 32'hzzzzzzzz;
end
else
if(oe == 1'b0)
begin
sdram_in <= dq;
sdram_out <= 32'hzzzzzzzz;
end
end
end
endmodule