Skip to content

Commit 888225e

Browse files
committed
Merging r343373:
------------------------------------------------------------------------ r343373 | rksimon | 2018-09-29 06:25:22 -0700 (Sat, 29 Sep 2018) | 3 lines [X86][SSE] Fixed issue with v2i64 variable shifts on 32-bit targets The shift amount might have peeked through a extract_subvector, altering the number of vector elements in the 'Amt' variable - so we were incorrectly calculating the ratio when peeking through bitcasts, resulting in incorrectly detecting splats. ------------------------------------------------------------------------ git-svn-id: https://llvm.org/svn/llvm-project/llvm/branches/release_70@344810 91177308-0d34-0410-b5e6-96231b3b80d8
1 parent b2504ea commit 888225e

File tree

2 files changed

+21
-15
lines changed

2 files changed

+21
-15
lines changed

lib/Target/X86/X86ISelLowering.cpp

Lines changed: 3 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -23312,15 +23312,14 @@ static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
2331223312
}
2331323313

2331423314
// Check cases (mainly 32-bit) where i64 is expanded into high and low parts.
23315-
if (VT == MVT::v2i64 && Amt.getOpcode() == ISD::BITCAST &&
23315+
if (VT == MVT::v2i64 && Amt.getOpcode() == ISD::BITCAST &&
2331623316
Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
2331723317
Amt = Amt.getOperand(0);
23318-
unsigned Ratio = Amt.getSimpleValueType().getVectorNumElements() /
23319-
VT.getVectorNumElements();
23318+
unsigned Ratio = 64 / Amt.getScalarValueSizeInBits();
2332023319
std::vector<SDValue> Vals(Ratio);
2332123320
for (unsigned i = 0; i != Ratio; ++i)
2332223321
Vals[i] = Amt.getOperand(i);
23323-
for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
23322+
for (unsigned i = Ratio, e = Amt.getNumOperands(); i != e; i += Ratio) {
2332423323
for (unsigned j = 0; j != Ratio; ++j)
2332523324
if (Vals[j] != Amt.getOperand(i + j))
2332623325
return SDValue();

test/CodeGen/X86/known-signbits-vector.ll

Lines changed: 18 additions & 11 deletions
Original file line numberDiff line numberDiff line change
@@ -381,19 +381,26 @@ define <4 x float> @signbits_ashr_sext_select_shuffle_sitofp(<4 x i64> %a0, <4 x
381381
; X32-NEXT: movl %esp, %ebp
382382
; X32-NEXT: andl $-16, %esp
383383
; X32-NEXT: subl $16, %esp
384+
; X32-NEXT: vmovdqa {{.*#+}} xmm3 = [33,0,63,0]
385+
; X32-NEXT: vmovdqa {{.*#+}} xmm4 = [0,2147483648,0,2147483648]
386+
; X32-NEXT: vpsrlq %xmm3, %xmm4, %xmm5
387+
; X32-NEXT: vpshufd {{.*#+}} xmm6 = xmm3[2,3,0,1]
388+
; X32-NEXT: vpsrlq %xmm6, %xmm4, %xmm4
389+
; X32-NEXT: vpblendw {{.*#+}} xmm4 = xmm5[0,1,2,3],xmm4[4,5,6,7]
390+
; X32-NEXT: vextractf128 $1, %ymm2, %xmm5
391+
; X32-NEXT: vpsrlq %xmm6, %xmm5, %xmm7
392+
; X32-NEXT: vpsrlq %xmm3, %xmm5, %xmm5
393+
; X32-NEXT: vpblendw {{.*#+}} xmm5 = xmm5[0,1,2,3],xmm7[4,5,6,7]
394+
; X32-NEXT: vpsrlq %xmm6, %xmm2, %xmm6
395+
; X32-NEXT: vpsrlq %xmm3, %xmm2, %xmm2
396+
; X32-NEXT: vpblendw {{.*#+}} xmm2 = xmm2[0,1,2,3],xmm6[4,5,6,7]
384397
; X32-NEXT: vpmovsxdq 16(%ebp), %xmm3
398+
; X32-NEXT: vpxor %xmm4, %xmm5, %xmm5
399+
; X32-NEXT: vpsubq %xmm4, %xmm5, %xmm5
400+
; X32-NEXT: vpxor %xmm4, %xmm2, %xmm2
401+
; X32-NEXT: vpsubq %xmm4, %xmm2, %xmm2
385402
; X32-NEXT: vpmovsxdq 8(%ebp), %xmm4
386-
; X32-NEXT: vmovdqa {{.*#+}} xmm5 = [33,0,63,0]
387-
; X32-NEXT: vmovdqa {{.*#+}} xmm6 = [0,2147483648,0,2147483648]
388-
; X32-NEXT: vpsrlq %xmm5, %xmm6, %xmm6
389-
; X32-NEXT: vextractf128 $1, %ymm2, %xmm7
390-
; X32-NEXT: vpsrlq %xmm5, %xmm7, %xmm7
391-
; X32-NEXT: vpxor %xmm6, %xmm7, %xmm7
392-
; X32-NEXT: vpsubq %xmm6, %xmm7, %xmm7
393-
; X32-NEXT: vpsrlq %xmm5, %xmm2, %xmm2
394-
; X32-NEXT: vpxor %xmm6, %xmm2, %xmm2
395-
; X32-NEXT: vpsubq %xmm6, %xmm2, %xmm2
396-
; X32-NEXT: vinsertf128 $1, %xmm7, %ymm2, %ymm2
403+
; X32-NEXT: vinsertf128 $1, %xmm5, %ymm2, %ymm2
397404
; X32-NEXT: vinsertf128 $1, %xmm3, %ymm4, %ymm3
398405
; X32-NEXT: vextractf128 $1, %ymm1, %xmm4
399406
; X32-NEXT: vextractf128 $1, %ymm0, %xmm5

0 commit comments

Comments
 (0)