Skip to content
View xiaoan109's full-sized avatar
  • Nanjing University
  • Nanjing, Jiangsu, China
  • 20:49 - 8h ahead

Highlights

  • Pro

Block or report xiaoan109

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Pinned Loading

  1. ysyx-workbench Public

    一生一芯CPU/目前做到cache/后续主要考虑ASIC DV

    C 19 1

  2. Eth_Switch_IP Public

    第八届集创赛中科芯杯

    Verilog 5

  3. Pango-FPGA Public

    第七届全国大学生嵌入式芯片与系统设计竞赛FPGA创新设计赛道——紫光同创杯

    Verilog 3

  4. MIT-course-training Public

    MIT6.004/MIT6.175/MIT6.375

    C 2

  5. rtl_design_for_interview Public

    A repository to store basic rtl designs for interview.

    SystemVerilog

  6. axi_crossbar_dv Public

    SystemVerilog

146 contributions in the last year

Contribution Graph
Day of Week April May June July August September October November December January February March April
Sunday
Monday
Tuesday
Wednesday
Thursday
Friday
Saturday
Less
No contributions.
Low contributions.
Medium-low contributions.
Medium-high contributions.
High contributions.
More

Contribution activity

April 2025

Created 4 commits in 1 repository
Loading